The Task Parallel System Composer (TaPaSCo)
-
Updated
Jan 14, 2025 - Verilog
The Task Parallel System Composer (TaPaSCo)
XCrypto: a cryptographic ISE for RISC-V
Hardware accelerator for convolutional neural networks
[ASAP 2020; FPGA 2020] Hardware architecture to accelerate GNNs (common IP modules for minibatch training and full batch inference)
This project is being developed as part of a Master's degree research sponsored by Brazil's CNPQ. It's goal is to design a hardware architecture to accelerate the AV1 arithmetic encoder.
Real-Time Hardware Sorter, Using A Multi-Dimensional Sorting Algorithm
grayscale conversion system and simple convolution system
This repository contains the design and implementation of a Spiking Neural Network (SNN) Processor. Spiking Neural Networks are a biologically-inspired class of artificial neural networks, where neurons communicate by sending discrete spikes.
Gravitational simulation of the N-body problem using FPGA hardware acceleration
sequence detector with overlapped 2 patterns 010111 or 1101
The IPPro is a 16-bit signed fixed-point, five-stage balanced pipelined RISC architecture that exploits the DSP48E1 features and provides balance among performance, latency and efficient resource utilization.
Specialized FPU for Fast Inverse Square Root Algorithm
Application of the RANSAC algorithm in embedded C and Verilog for Altera Nios II and Cyclone IV E.
FlexDriver IoT authentication offload example AFU.
Computer Organisation Project for EE2003
Verilog implementation of an ordinary differential equation (ODE) solver accelerator chip ― **INCOMPLETE IMPLEMENTATION**
Hardware accelerator for comparing molecule fingerprints.
Hardware acceleration of image scaling
Add a description, image, and links to the hardware-acceleration topic page so that developers can more easily learn about it.
To associate your repository with the hardware-acceleration topic, visit your repo's landing page and select "manage topics."